### Final Project

### FRAIG:

Functionally Reduced And-Inverter Graph

資料結構與程式設計 Data Structure and Programming

12/19/2018

# Electronic Design Automation (EDA)

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

### Functionally – Reduced – AIG (FRAIG)

- ◆AIG: you have learned it in HW#6
- ◆Functionally?
  - Well, AIG represents a circuit, so it represents a Boolean function.
- ◆Reduced?
  - Reduction on AIG → Simplifying graph
  - How to simplify AIG?
- ◆Functionally Reduced?
  - Two functionally equivalent nodes can be merged together
  - (e.g.) Simplify circuit by constant propagation

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

### How/What to optimize a circuit?

- Area
  - Reduce the number of gates
  - Moreover, using library cells of smaller sizes
     but they will have weaker driving capability
- ◆ Timing
  - Shorten the longest path
  - Additionally, insert buffers and/or enlarge the cells to increase the driving capability
- ◆ Power
  - Reduce the switching activities
  - Moreover, shutdown the sub-circuit that is not currently used

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

5

### A simplified view of circuit optimization

- ◆HDL (Verilog)
  - Architectural and algorithmic optimizations
- always @(posedge clk) begin if (rst==1b1) ont <= sy; else if (nct==2b00) cnt <= 2b01; else if (cnt==2b01) cnt <= 2b10; else if (cnt==2b10) cnt <= 2b11; else (steepen cont <= sy; else cnt <= sy; end
- ◆Gate (Boolean) What FRAIG focuses!!
  - Minimize gate counts under reasonable timing and power constraints



- ◆Layout (transistor)
  - Minimize wire length for timing and power optimizations with limited area overhead



**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

### **Optimization trade-offs**

- ◆In general, area, timing, power optimizations contradict with each other
- Moreover, different stages of design flow have different granularities and complexities for circuit optimization

• HDL (e.g. Verilog) // algorithm

• Gate (Boolean) // logic

• Schematic (transistor) // cell library

• Layout (wire length) // RC network

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang



### **Functionally Reduced AIG**

- 1. Unused gate sweeping
- 2. Trivial optimization
- 3. Simplification by structural hash
- 4. FRAIG: Equivalence gate merging

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

### **Unused Gate Sweeping**

- ◆ Command: CIRSWeep
  - Can be called whenever necessary.
  - Note: do not remove unused PIs.
  - After this command, all gates except for the unused PIs will be in the DFS list.
  - Note: be sure to update the reporting for "CIRPrint -FLoating".
- ◆ In the previous example (cirp -fl):
  - Before:
    - Defined but not used: 9 10
    - Gates with floating fanin: 7
  - After:
    - Defined but not used: 1



**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

### **Unused Gate Sweeping**

◆Sweeping out those gates that are not reachable from POs.



### **Functionally Reduced AIG**

- 1. Unused gate sweeping
- 2. Trivial optimization
- 3. Simplification by structural hash
- 4. FRAIG: Equivalence gate merging

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

### **Trivial optimization**

- 1. Fanin has constant 1
  - → Replaced by the other fanin



- 2. Fanin has constant 0
  - → Replaced with 0
- 3. Identical fanins



- 4. Inverted fanins
  - → Replaced with 0



Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

### **Trivial optimization**

- ◆ Command: CIROPTimize
  - Can be called whenever necessary
  - Scan the DFS list and perform optimization ONCE. Don't repeatedly optimize the circuit. → The latter can be achieved by calling CIROPTimize multiple times.
  - Don't perform optimization during CIRRead
- ◆ Do not remove Pls / POs
- ◆ Some UNDEF or defined-but-not-used gates may disappear!
- ◆ Some gates (with side input = constant 0) may become "defined-but-not-used".

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang



### **Functionally Reduced AIG**

- 1. Unused gate sweeping
- 2. Trivial optimization
- 3. Simplification by structural hash
- 4. FRAIG: Equivalence gate merging

$$f1 = AND(a, b)$$
  $f2 = AND(b, a)$ 

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

### Structural Hash (Strash)

◆Example:



**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

### **Structural Hash Algorithm**

- ♦ HashMap<HashKey, HashData> hash;
  - HashKey depends on gate type & list of fanins
  - HashData is Gate\*
- → What if we have only AIG?
- → How about inverted match?
- ◆ class HashKey

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

9

### Structural Hash (Strash)

Problem: How to identify two AIG gates in a circuit that have the same inputs?

[Method 1] Check for O(n2) pairs of gates

[Method 2] For each gate, check its fanouts

How many checks?

[Method 3] For each gate, create hash table <fanins, this gate>

- How many checks?
- ◆ We will pick method 3 in our project
  - Please modify your "util/myHashSet.h" for this
- ◆ Although it is possible to perform strash during circuit parsing, we choose to make "strash" a separate command. → CIRSTRash
- ◆ Note: Order matters!! You should merge from Pls to POs (Why??)

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

18

### **Structural Hash Algorithm**

- ◆for\_each\_gate\_from\_pi\_to\_po(gate, hash) // Create the hash key by gate's fanins HashKey<...> k(...); // a function of fanins size\_t mergeGate; if (hash.check(k, mergeGate) == true) // mergeGate is set when found mergeGate.merge(gate); else hash.forceInsert(k, gate);
- ◆size\_t ? → CirGateV

  Create a wrapper class on top of a size t!!

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

#### Notes about CIRSTRash

- ◆Perform strash only on gates in DFS list
  - Do not perform strash on gates which cannot be reached from POs
  - This is to avoid those unreachable gates appearing in DFS list
- ◆ It doesn't make sense to perform strash again before doing other optimizations
  - CIRSTRash cannot be repeated called

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

- - -

### **Functionally Reduced AIG**

- 1. Unused gate sweeping
- 2. Trivial optimization
- 3. Simplification by structural hash
- 4. FRAIG: Equivalence gate merging

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

23

### **Maintaining Netlist Consistency**

- ◆Once circuit is simplified, some gates may become invalid.
  - How to maintain the netlist consistency?
  - 1. Properly re-connect fanins/fanouts
  - 2. Properly release memory (if necessary)
  - Properly update the lists in CirMgr (Note: PI/PO lists should never be changed)

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

22

### **FRAIG: Merging equivalent gates**

- ◆ Some gates are NOT structurally equivalent, but functionally equivalent.
  - Cannot be detected by strash
  - e.g.  $ab + c \equiv (a + c)(b + c)$
- ♦ How to know two gates are functionally equivalent?
  - By simulation? (If two gates have the same value)
  - → Not quite possible, equivalence requires to enumerate "ALL input patterns"

    // exhaustive simulation
  - Need "formal (mathematical) proof"!!
  - → But, what to prove? O(n²) pairs?
  - → By simulation!! // to check the potential equivalence

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

### **FEC Pairs**

- ◆ Functionally Equivalent Candidate (FEC)
  - For all simulated patterns, if two signals always have the same response, they are very likely to be equivalent.
- ◆ Properties
  - Two signals can be separated if they have different simulation values for at least ONE input pattern
  - Two paired signals can be separated by simulation, but two separated signals won't get paired again
    - Singleton signal won't be in any FEC pair anymore

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

25

### **Simulation Algorithm**

◆ All-gate simulation:

Perform simulation for each gate on the DFS list

void CirMgr::simulate() {

for each gate(gate, dfsList) gate->simulate(); }

◆ Event-driven simulation:

Perform simulation only if any of the fanins changes value

void CirMgr::simulate() {
 for\_each\_PO(po, \_dfsList) po->simulate(); }

bool CirAigGate::simulate() {
 Recursively simulate each fanin.

If (no fanin has value change) return false;

Simulate this gate:

if (value changed) return true; return false;

retui

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

27

#### **Identify FECs by Simulation** G1 а G1 b b (b, c) is a FEC pair (c) check FEC check FEC groups groups ď G2 d е Simulate Simulate Simulate Prof. Chung-Yang (Ric) Huang 26 Data Structure and Programming

### **Discussions: Simulation algorithm trade-offs**

- ◆All-gate simulation or event-driven?
- **◆**Evaluation
  - By operator? By if-else? By table lookup?
- ◆To detect FEC pairs, how many simulation patterns are enough?
  - Stop if no new FEC pair is found?
  - (Dynamically) Controlled by "#failTimes"
- ◆Patterns
  - Single pattern? Parallel pattern?

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

## Parallel-Pattern Simulation for FEC Identification

- ◆ Note: The speed overhead in bitwise operations is very small.
  - Most of the programming languages (e.g. C/C++) support "bit-wise" operations (e.g. &, |, ~ in C).

#### ♦ldea

 Using 32- or 64-bit unsigned integer to pack 32 or 64 patterns into a word



### **Identify FECs by Simulation**

- 1. Initial: put all the signals in ONE FEC group.
- 2. Add this FEC group into fecGrps (list of FEC groups)
- 3. Randomly simulate the entire circuit
- 4. for each(fecGrp, fecGrps):

Repeat 3-4 until no new FEC Group can be identified, or efforts exceed certain limit.

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

21

### How many patterns to parallelize?

- ◆In practice, max parallelization will lead to the best simulation performance
  - Use the max "unsigned int" to store the parallel patterns (e.g. size t in C/C++)

#### [Discussion]

- ◆Can we go beyond 32/64 bits?
  - e.g. 1024-bit
- ♦ What are the pros and cons?
- ◆ How about the FEC detection rate?

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

Mass simulation → Identify FEC pairs

How to prove/disprove gates in an FEC pair are equivalent?

Convert it into a SAT problem!!!

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

### **Boolean Satisfiability Problem**

- ◆Given a Boolean function f(X), find an input assignment X = A such that f(A) = 1.
  - Satisfiable: if such an assignment is found
  - Unsatisfiable: if no assignment is possible
     i.e. All assignments make f(X) = 0
  - Undecided: can't find a satisfying assignment, but haven't exhaust the search
  - SAT Game: https://goo.gl/9JJVmJ
- **♦**Complexity?
  - First proven NP-complete problem by Dr. S. Cook in 1971 (Turing Award winner)

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

33

### How to prove the equivalence of FEC gates?



(f, g) is an FEC pair Then test: SAT? (F = 1)

If UNSAT  $\rightarrow$  f = g

If SAT → f!= g with an input assignment A that can distinguish (f, g) and potentially distinguish other pairs

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

How to prove the equivalence of FEC gates?

- ◆In general, given two Boolean functions, f, g, how to check if they are equivalent?
- ◆Note:
  - SAT proves things by contraposition
  - → By showing that it is *impossible* to find an assignment to make f!= g.
  - → Create a SAT problem  $F \equiv (f != g)$ , showing that it is unsatisfiable.
  - → Note: f!= g → an XOR gate

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

24

### **FRAIG flow**

- 1. Simulation
  - a) Put all signals in the same group
  - Simulate the circuit. If two signals have different simulation results, separate them into different groups
  - Repeat (b) until no more signals can be distinguished, or the simulation efforts exceed a preset limit
  - d) Collect the functionally equivalence candidate (FEC) pairs

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

### **FRAIG flow**

- 2. For each FEC pair, call Boolean Satisfiability (SAT) engine to prove their equivalence
  - If they are equivalent, merge them together
     remove one of them
  - 2. If they are NOT equivalent, acquire the counter-example (CEX) to distinguish them
  - Repeat until all the FEC pairs have been proved, or enough CEXes (2.2) have been collected → Repeat simulation

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

27

### **Boolean Satisfiability Engine**

- ◆A engine (i.e. a program/library/function) that can prove or disprove a Boolean Satisfiability problem
  - Called a "SAT engine" or "SAT solver"
- ◆A well-studied CS problem, but was once generally thought as an intractable problem.
  - Many practical, powerful, and brilliant ideas were brought up by EDA researchers in early 2000 → Orders of improvement
  - → Made a revolutionary change on the applications of SAT

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

39

#### In short...

- 1. Simulation identifies a group of FEC pairs
- 2. For each FEC pair, say (f, g), call SAT engine to check if (f!= g) is satisfiable
- 3. If UNSAT  $\rightarrow$  f = g  $\rightarrow$  f can replace g
- 4. If SAT
  - → collect the pattern that witness (f != g)
  - → simulate again to see if it can distinguish other FEC pairs
- 5. Repeat 2 ~ 4
- → So the remaining problems are: How to call SAT engine? How to create SAT proof instance?

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

38

40

### **Creating Proof Instance**

- ◆Proof instance: the formula under proof
- ◆Conjunctive Normal Form (CNF)
  - Most modern SAT engines represent the proof instances in CNF
  - Actually a "product of sum" representation

(a+b+c)(a'+b'+c)(a'+b+c')(a+b'+c')

Variables

Literals

Clauses

• To be satisfied, all the clauses need to be 1

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

### Converting circuit to CNF

- ◆Each gate is assigned a variable ID
- ◆ Each gate is converted to a set of CNF clauses based on its fanin variables
  - g = AND(a, b)
  - 1.  $a = 0 \rightarrow g = 0$
- (a + !g)
- 2.  $b = 0 \rightarrow g = 0$
- (b + !g)

3. 
$$a = 1 \& b = 1 \rightarrow g = 1$$
 (!a + !b + g)

- ◆ To solve (f = 1), add a (f) clause
  - SAT engine is to check if all the clauses can be satisfiable at the same time.

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

41

### Calling SAT engine

- ◆Create a solver object
- ◆Add clauses → proof instance
- ◆(optional) Set proof limits
- ◆Solve()!!
- → We provide a SAT interface in "sat.h"
- ◆(FYI) Incremental SAT
  - Reuse the partial learned information

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

43

### **Converting circuit to CNF**

◆Example:

SAT [6] = 1

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

### Using SAT to prove FEC pair

1. Create a solver object

SatSolver solver;
solver.initialize();

- 2. Create CNF for the circuit
  - •For each gate in the circuit, create a variable for it
    - solver.newVar();
  - •For each gate in the circuit, create CNF clauses for it
    - solver.addAigCNF(v, v1, ph1, v2, ph2);
  - •Remember to take care of CONST gate
- 3. Create the proof instance for  $F \equiv (f != g)$ 
  - Add clauses for F
  - solver.addXorCNF(FVar, fVar, fPh, gVar, gPh);
  - ◆Call SAT to prove
    - solver.assumeRelease();
    - solver.assumeProperty(newV, true);
    - bool isSat = solver.assumpSolve();
    - getSatAssignment(solver, patterns);

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

44

### Notes about FEC proof

- ◆ Order matters!!
  - Proving from PIs to POs can greatly reduce the proof effort
  - DFS or BFS?
- ◆ Don't waste SAT-generated patterns (for f != g)
  - Pack them for parallel pattern simulation
- ◆ Many FEC pairs are actually (f, 1) or (f, 0).
  - Should we do anything special for them?
- ◆ It's OK to skip some proofs. (Why?)
  - Skip it or limit the proof effort (e.g. #conflicts)
- ◆ Incremental SAT
- ◆ Balance between simulation and proof efforts

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang

45

### References

- ◆ Functionally Reduced And-Inverter-Graph
  - http://www.eecs.berkeley.edu/~alanmi/publicati ons/2005/tech05\_fraigs.pdf
- ◆ A System for Sequential Synthesis and Verification
  - <a href="http://www.eecs.berkeley.edu/~alanmi/abc/">http://www.eecs.berkeley.edu/~alanmi/abc/</a>
- ◆ SAT solver
  - http://www.satcompetition.org/
  - http://www.princeton.edu/~chaff/publication/DA C2001v56.pdf
  - <a href="http://www.princeton.edu/~chaff/publication/cade">http://www.princeton.edu/~chaff/publication/cade</a> e cav 2002.pdf

**Data Structure and Programming** 

Prof. Chung-Yang (Ric) Huang

47

#### Some advices

- ◆ Please do not fall into 軍備競賽...
  - Although it is possible you can implement a version that is 10X faster than mine...
- ♦ It's OK that you CANNOT finish the project.
  - I don't expect many people to finish the project.
  - Think: 你的電子學有拿 100 分嗎?
- ◆ Please DO NOT spend 80% time on 20% points
  - e.g. parser error message, circuit optimization
- ◆ Always keep your code simple and straight!!
  - Always modularize your code
  - Compile and test from time to time

Data Structure and Programming

Prof. Chung-Yang (Ric) Huang